## Data Centers and High Performance Computing September 8th, 2016 | Name: | Surname: | Student ID: | <del> </del> | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------|-----------------------| | Remember to write your correct personal data on this sheet, and use it as a folder to wrap the exposition. If you think a question is ambiguous, write your interpretation and answer accordingly. You are not allowed to use any note or digital device. If you are found copying or consulting notes, you will not pass the written test. | | | | | Question 1 - (7 points) | | | | | Discuss the evolution of counterconnect, emphasizing | | es, starting from the Front Side led this evolution. | Bus up to QuickPath | | Question 2 - (7 points) | | | | | In the context of syncrhor problem and state possible | | emented using CAS-like instruc | tion, present the ABA | | Question 3 - (7 points) | | | | | • | speculative simulation | n checkpoint-based and rever<br>. State what are the performan<br>cenarios. | • | | Question 4 - (5 points) | | | | | In the contex of Transactio | nal Memories, explain t | he difference between Serializa | bility and Opacity. | | Question 5 - (5 points) | | | | | Describe the assembly language instructions offered by Intel RTM and explain why an additional "T" bit is used for each cache line. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | I, the undersigned, according website the results of this | | f law N. 675/96, allow the teach | ers to publish on the | | Legible signature in full: _ | | | |